# A Switched-Capacitor DC-DC Converter With High Voltage Gain and Reduced Component Rating and Count 

Wei Qian, Dong Cao, Student Member, IEEE, Jorge G. Cintrón-Rivera, Student Member, IEEE, Matthew Gebben, Dennis Wey, and Fang Zheng Peng, Fellow, IEEE


#### Abstract

This paper proposes a bidirectional switchedcapacitor dc-dc converter for applications that require high voltage gain. Some of conventional switched-capacitor dc-dc converters have diverse voltage or current stresses for the switching devices in the circuit, not suitable for modular configuration or for high efficiency demand; some suffer from relatively high power loss or large device count for high voltage gain, even if the device voltage stress could be low. By contrast, the proposed dc-dc converter features low component (switching device and capacitor) power rating, small switching device count, and low output capacitance requirement. In addition to its low current stress, the combination of two short symmetric paths of charge pumps further lowers power loss. Therefore, a small and light converter with high voltage gain and high efficiency can be achieved. Simulation and experimental results of a 450-W prototype with a voltage conversion ratio of six validate the principle and features of this topology.


Index Terms-Dc-dc power conversion, efficiency, modular, switched-capacitor, voltage gain.

## I. Introduction

SWITCHED-CAPACITOR DC-DC converters have gained popularity in industrial switched mode power supplies due to their attractive features such as magnetic-less structure and high efficiency. Since they can be easily integrated without bulky magnetic components, the power density of dc-dc converters can be significantly boosted. They can achieve high efficiency even at very light load condition and can maintain good no-load output voltage regulation [1]. Therefore, many

[^0]

Fig. 1. Flying-capacitor dc-dc converter with the voltage conversion ratio of three.
switched-capacitor dc-dc converters [2]-[12] have been developed. Yet, conventional circuits that are usually used in low power applications have some of the following drawbacks when a high voltage gain is desired: 1) quite diverse voltage/current stresses for switching devices in some circuits, which are not suitable for modular configuration or for high efficiency requirement; 2) a large number of switching devices in some other circuits; 3 ) pulsating input current and the resultant electromagnetic interference (EMI); 4) unidirectional power flow. More importantly, their total device power ratings (TDPR) are unfavorable for a practical design to maintain high efficiency.

To mitigate the pulsating current, voltage spike, and switching loss, resonant switched-capacitor converters have been proposed in [13]-[17] with additional inductor to resonate with the capacitor. Yet, their practical potential to reach high voltage gain has not been extensively investigated. Some combinations of switched-capacitor and inductors have been reported in [18]-[21] for large voltage conversion ratio, the easy integration and light weight feature of switched-capacitor dc-dc converters disappears after introducing relatively large inductors.

Recently, magnetic-less flying-capacitor (FC) dc-dc converters ([22]-[25]) and resonant FC dc-dc converters ([26], [27]) have been researched to virtually eliminate or to minimize the inductance requirement in traditional two-level dc-dc converters. Compared to low-power switched-capacitor converters, the magnetic-less FC dc-dc converters have the advantages of small component (switching device and capacitor) count, low voltage stress across the switching devices, and bidirectional power flow. One of such converters is shown in Fig. 1, with a conversion ratio of three (namely 3 X ). A $55-\mathrm{kW} 3 \mathrm{X} \mathrm{dc}-\mathrm{dc}$ converter has been demonstrated as a promising candidate for


Fig. 2. Original MMCCC with a voltage conversion ratio of four.
hybrid electric vehicles in [24], [25]. However, when it comes to high voltage conversion ratios, a pure magnetic-less FC structure has its practical limits to reach high voltage gain. For an output/input voltage boost ratio of N times (NX), the input current has to go through N switching devices. The resultant voltage drop and power loss overshadow their advantages presented at the low voltage ratios.

To address the above issues, a multilevel modular capacitor clamped dc-dc converter (MMCCC) was proposed in [28], [29]. A MMCCC is shown in Fig. 2, with a voltage conversion ratio of four. Improved efficiency can be expected, because: 1) the current to charge a capacitor flows through at most three switching devices, regardless of the voltage ratio; 2) the currents through the switching devices and capacitors reduce to roughly $2 / \mathrm{N}$ times the corresponding currents in the original FC structure for a voltage ratio of N , leading to the reduced TDPR. Recently, zero-current switching (ZCS) MMCCC [30] and its multiphase version [31] have been proposed, which employs distributed stray inductances present in each module to achieve zero current. It has good improvement, such as small resonant inductance requirement and no need for high capacitance. However, be hard switching or soft switching, the MMCCCs have $3 \mathrm{~N}-2$ switching devices, rather than 2 N in the conventional FC structure. Moreover, the extra $\mathrm{N}-2$ switching devices have to sustain the voltage stress of twice the input voltage (defined in boost mode). Additionally, as in many switched-capacitor dc-dc converters, while maintaining the device voltage (or current) stress low, it inevitably experiences the increased capacitor voltage with the increment of the voltage conversion ratio. The different voltage rating requirement and the maximum voltage rating of the capacitors pose challenges on component selection, size and efficiency, when a high voltage conversion ratio is desired.

This paper presents a switched-capacitor dc-dc converter that is very suitable for high voltage gain applications. It sums up the output of two symmetric charge pumps to reduce the device count, capacitor voltage rating, and power loss. Moreover, it keeps very low TDPR. As will be discussed later, its many merits lead to the possibility of a compact, light, and efficient converter. The following sections will start with a brief review on the structure of the MMCCC, such that the features of the proposed new converter could easily be brought to light. The operation principle and features of the proposed converter will be introduced afterward, followed by a quantitative comparison with other counterparts. The concept and analysis will be validated by simulation and experimental results.


Fig. 3. MMCCC in the similar form as the flying-capacitor circuit.


Fig. 4. Proposed 6X switched-capacitor dc-dc converter.

## II. Brief Review of the MMCCC Structure

The MMCCC as shown in Fig. 2 is composed of three basic cells, plus a switch $S_{4 \mathrm{a}}$ and a capacitor $C_{4}$ connected to the output. In boost mode, it steps up the voltage from the low voltage input (defined as $V_{\mathrm{in}}$ ) to the high voltage output (defined as $V_{\text {out }}$ ). From another point of view, the MMCCC can be reverted to the similar form as the FC circuit and can be redrawn in Fig. 3. The switch $S_{\mathrm{ja}}(j=1,2,3,4)$ creates a path for charging the capacitor $C_{\mathrm{j}}$ in one of two alternate switching states. The capacitor $C_{1}$ is charged by the input, $V_{\mathrm{in}}$, and the other capacitor $C_{\mathrm{j}}(j=2,3)$ is charged via the addition of $C_{\mathrm{j}-1}$ and $V_{\mathrm{in}}$. A phase leg of complementary switches $S_{\mathrm{jp}}$ and $S_{\mathrm{jn}}(j=1,2,3)$ from each basic cell is in parallel with the input source $V_{\mathrm{in}}$, in order that $C_{\mathrm{j}}$ can be directly connected to the positive (or negative) terminal of the input through just one switch $S_{\mathrm{jp}}$ (or $S_{\mathrm{jn}}$ ). By the same token, the switching states are reduced from four to two, since the current path becomes independent. The above review explains why the MMCCC has shorter current paths and lower current stress than the FC converter as shown in Fig. 1 does.

## III. Proposed Switched-Capacitor DC-DC Converter and Operation Principle

Fig. 4 shows the proposed switched-capacitor dc-dc converter with a voltage conversion ratio of six (named 6X). It can also function as a buck when the energy flows in the opposite direction. To explain the operating principle, its boost mode is taken as an example. The buck mode operation can be analyzed analogously. The charge pump splits into two


Fig. 5. Switching states of the 6 X switched-capacitor dc-dc converter. (a) Switching states I. (b) Switching states II.


Fig. 6. Complementary PWM signals.
symmetric horizontal paths to build up the output voltage. In the upper path, the capacitor voltage is pumped up one by one to make the voltage of $C_{3 \mathrm{a}}$ equal to $3 V_{\mathrm{in}}$; the lower path works in same manner, making the voltage of $C_{3 \mathrm{~b}}$ equal to $3 V_{\mathrm{in}}$.

This converter alternates between two switching states as shown in Fig. 5, with $50 \%$ duty ratio for each state as shown in Fig. 6. The switching devices marked in solid line are on-state devices and current paths; the remaining devices in dashed lines are off-state devices. Table I summarizes the switching states. The corresponding equivalent circuits are shown in Fig. 7. It is easy to infer that the switches $S_{\mathrm{jp}}$ and $S_{\mathrm{jn}}$ in the same phase leg are complementary; switches $S_{\mathrm{ja}}$ and $S_{\mathrm{jb}}$ are complementary as well (i.e., if one is on, the other should be off and vice versa. $j=1,2,3$ ). In the switching state I as shown in Fig. 5(a), in the upper path, the capacitor $C_{1 \mathrm{a}}$ is charged to $V_{\text {in }}$ by the input through devices $S_{1 \mathrm{a}}$ and $S_{1 \mathrm{n}}$, as simplified into an equivalent circuit in Fig. 7(a); the capacitor $C_{2 \mathrm{a}}$ is in series with the input to charge the capacitor $C_{3 \mathrm{a}}$ through the switches $S_{2 \mathrm{p}}$,

TABLE I
Capacitor Charge Paths in Two Switching States

| Switching state I |  | Switching state II |  |
| :---: | :---: | :---: | :---: |
| Capacitor charge <br> paths | On-state <br> switches | Capacitor charge <br> paths | On-state <br> switches |
| $V_{\text {in }} \rightarrow C_{1 a} \uparrow$ | $\mathrm{~S}_{1 \mathrm{a}}, \mathrm{S}_{1 \mathrm{n}}$ | $V_{\text {in }} \rightarrow C_{1 b} \uparrow$ | $\mathrm{~S}_{1 \mathrm{~b}}, \mathrm{~S}_{1 \mathrm{p}}$ |
| $C_{2 a}+V_{\text {in }} \rightarrow C_{3 a} \uparrow$ | $\mathrm{S}_{3 \mathrm{a}}, \mathrm{S}_{3 \mathrm{n}}$, <br> $\mathrm{S}_{2 \mathrm{p}}$ | $C_{2 b}+V_{\text {in }} \rightarrow C_{3 b} \uparrow$ | $\mathrm{S}_{3 \mathrm{~b}}, \mathrm{~S}_{3 \mathrm{p}}$, <br> $\mathrm{S}_{2 \mathrm{n}}$ |
| $C_{1 b}+V_{\text {in }} \rightarrow C_{2 b} \uparrow$ | $\mathrm{S}_{2 \mathrm{~b}}, \mathrm{~S}_{2 \mathrm{p}}$, <br> $\mathrm{S}_{1 \mathrm{n}}$ | $C_{1 a} \downarrow+V_{\text {in }} \rightarrow C_{2 a} \uparrow$ | $\mathrm{S}_{2 \mathrm{a}}, \mathrm{S}_{2 \mathrm{n}}$, <br> $\mathrm{S}_{1 \mathrm{p}}$ |


(a)

(c)

(e)

(b)

(d)

(f)

Fig. 7. Equivalent circuits for two switching states. (a) Charging $C_{1 \mathrm{a}}$. (b) Charging $C_{3 \mathrm{a}}$. (c) Charging $C_{2 \mathrm{~b}}$. (d) Charging $C_{1 \mathrm{~b}}$. (e) Charging $C_{3 \mathrm{~b}}$. (f) Charging $C_{2 a}$.
$S_{3 \mathrm{a}}$ and $S_{3 \mathrm{n}}$, as simplified in Fig. 7(b). In the lower path, the capacitor $C_{1 \mathrm{~b}}$ is in series with the input to charge the capacitor $C_{2 \mathrm{~b}}$ through the switches $S_{1 \mathrm{n}}, S_{2 \mathrm{p}}$ and $S_{2 \mathrm{~b}}$, as simplified in Fig. 7(c). $C_{3 \mathrm{~b}}$ is discharged by the load current. In the similar way, in the switching state II as shown in Fig. 5(b), the complementary switches are gated on, so that the capacitors $C_{2 \mathrm{a}}, C_{1 \mathrm{~b}}, C_{3 \mathrm{~b}}$ that are discharged in the first switching state become charged in the second switching state, while the capacitors $C_{1 \mathrm{a}}, C_{3 \mathrm{a}}, C_{2 \mathrm{~b}}$ become discharged. In particular, $C_{3 \mathrm{a}}$ is discharged by the load current this time. Combining the voltage relations in the two switching states and neglecting the voltage drop, one can get the following voltage relations:

$$
\begin{equation*}
V_{C j a}=V_{C j b}=j \times V_{\mathrm{in}}, \quad j=1,2,3 \tag{1}
\end{equation*}
$$

Consequently, as the sum of the voltages across $C_{3 \mathrm{a}}$ and $C_{3 \mathrm{~b}}$, the output voltage is six times the input. In reality, the two capacitors, $C_{\mathrm{ja}}$ and $C_{\mathrm{jb}}$, may be stabilized at a value slightly deviated from their theoretical values, because of the voltage drop, device tolerance, and possibly diverse gate delays as analyzed and addressed in [32]-[34]. Nevertheless, the possible voltage difference between a pair of capacitors, $C_{\mathrm{ja}}$ and $C_{\mathrm{jb}}$, are tolerable during operation, since they are involved in two independent upper and lower charge paths, as can be seen from the equivalent circuits in Fig. 7.


Fig. 8. Generalized NX switched-capacitor dc-dc converter constructed from basic modules. (a) The generalized NX switched-capacitor dc-dc converter. (b) Basic module.

## IV. Characteristics of the Proposed Switched-Capacitor DC-DC Converter

Evidently, the new circuit shares some of the salient features as the MMCCC: short current paths and low current stress, which are preferable for high voltage gain and high efficiency. In addition, it is a modular structure as shown in Fig. 8(a). A generalized NX dc-dc converter consists of N/2 basic modules ( $N=2 k, k=1,2, \ldots$ ) as shown in Fig. 8(b). Inside each module, a phase leg of two complementary switches $S_{\mathrm{jp}}$ and $S_{\mathrm{jn}}(j=1,2,3, \ldots)$ and a pair of capacitors $C_{\mathrm{ja}}$ and $C_{\mathrm{jb}}$ are connected together at their respective midpoints. Externally, the switch phase leg is in parallel with the input voltage source; two terminals $P_{\mathrm{Cja}}$ and $P_{\mathrm{Cjb}-}$ are connected to the next module; two terminals $P_{\mathrm{C}(\mathrm{j}-1) \mathrm{a}}$ and $P_{\mathrm{C}(\mathrm{j}-1) \mathrm{b}-}$ from switches $S_{\mathrm{ja}}$ and $S_{\mathrm{jb}}$, respectively, are connected to the preceding module, except that the first module is directly fed by the input. Only the capacitor voltages in different modules differ, like in the MMCCC. Yet, in the new converter, since the capacitor voltages range from $V_{\text {in }}$ to $N / 2 \times V_{\text {in }}$ in different modules, rather than from $V_{\text {in }}$ to $N V_{\text {in }}$ as in MMCCC, it is easier for a modular design. The modular structure can provide redundancy and fault tolerance [28]. A faulty module can be bypassed by redundant switching states, or be replaced by another module, such that the whole converter can continue operation.

Moreover, the new converter has its unique features, compared to the original MMCCC for the same NX voltage ratio:

1) Two charge pump paths feed the load directly, leading to less power loss in the energy transfer.
2) Half of the capacitors reduced their voltages by $N / 2 \times$ $V_{\text {in }}$. Switched-capacitor dc-dc converters rely on capacitors to transfer energy and to filter the output voltage. Normally the larger equivalent series resistance (ESR) associated with the higher capacitor voltage rating lowers efficiency. Plus, capacitors contribute proportionally to the total volume and weight of the converter. High power density can be expected by employing low voltage capacitors.
3) There is lower capacitance and ripple current requirement for the two output capacitors. Given the same capacitance as in the MMCCC, the output voltage ripples are reduced in the new converter, because the two output capacitors are charged/discharged in an interleaved complementary way. It can be explained from the switching states in

Fig. 5: while one of the capacitors is being charged, the other one is being discharged. Consequently, the sum of two complementary voltage ripples makes the output voltage almost ripple-free. This feature is quite beneficial if the converter operates at ZCS as the ZCS-MMCCC does in [30], such that the output voltage ripples can be minimized. Additionally, both output capacitors have smaller current ripples than the capacitors in the other basic modules, because they always supply load current while one of them gets charged alternatively.
4) The new converter employs fewer switches ( 2 N versus $3 \mathrm{~N}-2$ in MMCCC) with no penalty of TDPR, as will be calculated in the later section. The associated gate drive and accessory power supply are saved accordingly. The number of switching devices, the floating gate drives and capacitors becomes large in switched-capacitor dc-dc converters for a high voltage gain. If unidirectional power flow is needed (e.g., in photovoltaic generation and thermoelectric generation), the MOSFETs $S_{\mathrm{ja}(\mathrm{b})}$ can be replaced by diodes. Thereby, only the switches $S_{\mathrm{jp}(\mathrm{n})}$ across the input dc bus remain, and a simpler bootstrap gate drive can be employed.
5) Each pair of complementary switching devices can be made truly capacitor-clamped. For instance, when $S_{2 \mathrm{a}}$ in Fig. 8(a) is gated off, the voltage across $S_{2 \mathrm{a}}$ is clamped by a natural clamp circuit formed by capacitors $C_{1 \mathrm{a}}$, $C_{1 \mathrm{~b}}, C_{2 \mathrm{a}}, C_{2 \mathrm{~b}}$ and the diode in $S_{2 \mathrm{~b}}$. This is a virtue for designing a high power converter without assistance from extra sunbber circuits.

In sum, its many features allow further higher efficiency with more compact package and lighter weight for high voltage boost gain than the MMCCC. Apparently, when N equals two, this converter reduces to the dc-dc converter module with a voltage conversion ratio of two in [35], in which very high efficiency was already demonstrated on a $10-\mathrm{kW}$ converter.

Compared to the FC 3X dc-dc converter in [25], the proposed converter is more suitable for high voltage gain without voltage regulation. To accomplish regulation without compromising the high efficiency of the proposed converter, one approach is to add a second stage of dc-dc regulator. Since the second stage is dedicated only for regulation, high power density and high efficiency can still be expected from the twostage power architecture, as reported in [22].

## V. Component Cost Comparison With Other Topologies

To compare the cost of the new converter with its counterparts, the TDPR, the capacitor voltage stress, current rating, and capacitance requirement are itemized. TDPR is an indication of how much total silicon area is needed for the semiconductor devices. Here, it is based on the product of the maximum voltage imposed on the device and the average current flowing through it over the duration when the device conducts. Note that neither the peak current nor RMS current is used. In this way, the comparison is less dependent on the actual shape of the charge and discharge current, which is a function of the ESR and equivalent series inductance (ESL).

## A. Total Device Power Rating

1) If the aforementioned $3 \mathrm{X} \mathrm{FC} \mathrm{dc-dc} \mathrm{converter} \mathrm{(Fig}. \mathrm{1)} \mathrm{is}$ extended to an NX structure, all the 2 N devices would have to sustain the voltage equal to the input voltage and the input current. Its TDPR is the same as the traditional boost converter

$$
\begin{equation*}
T D P R_{F C}=2 N \cdot\left(V_{\mathrm{in}} \cdot I_{\mathrm{in}}\right)=2 N \cdot P_{\mathrm{in}} \tag{2}
\end{equation*}
$$

where $V_{\mathrm{in}}$ is the input voltage and $I_{\mathrm{in}}$ is the input current.
2) The MMCCC also pumps charge from one capacitor to the next one, but its switching states reduce to two. Thus, the charge current into one capacitor is the discharge current from its preceding capacitor, except that the output capacitor has half the charge and discharge currents. Also, considering that the average charge current of one capacitor in half switching period equals its average discharge current in the other half switching period, the average current through each switching device is $2 I_{\text {out }}$ in one of the two switching states. There are (N-2) switches sustain twice the input voltage, as stated earlier. Thus, the TDPR is

$$
\begin{align*}
\mathrm{TDPR}_{\mathrm{MMCCC}} & =2 N \cdot V_{\mathrm{in}} \cdot\left(2 I_{\text {out }}\right)+(N-2) \cdot 2 V_{\mathrm{in}} \cdot\left(2 I_{\text {out }}\right) \\
& =\frac{8 N-8}{N} P_{\mathrm{in}}, \quad N=2,3,4, \ldots \tag{3}
\end{align*}
$$

3) For the new converter, the ( $\mathrm{N}-2$ ) switches in the complementary phase leg convey the sum of the current in two charge pump paths, $4 I_{\text {out }}$, which is twice the current through the rest switches. It is not hard to find the voltage stress of each switch. Hence, the TDPR can be derived as:

$$
\begin{align*}
\mathrm{TDPR}_{\text {new }}= & (N-2) V_{\mathrm{in}} \cdot 4 I_{\text {out }}+(2+2) V_{\mathrm{in}} \cdot 2 I_{\text {out }} \\
& +(N-2) 2 V_{\mathrm{in}} \cdot 2 I_{\text {out }} \\
= & \frac{8 N-8}{N} P_{\mathrm{in}}, \quad N=2,4,6, \ldots \tag{4}
\end{align*}
$$

The above equations clearly demonstrate that unlike the conventional FC structure, the new converter has no penalty of TDPR even with fewer devices than the MMCCC. The ratio of the TDPR and the input power is plotted with respect to the voltage gain in Fig. 9. It is quite interesting that this ratio for the new converter will get saturated as N approaches infinite. This


Fig. 9. Normalized total device power rating versus voltage boost gain.
property implies that the proposed converter requires less silicon area than the FC dc-dc converter does. It can be physically explained by the aforementioned fact that the charge/discharge current will only go through three switching devices at most, and that the maximum switching device voltage stress is no more than $2 V_{\mathrm{in}}$, in spite of voltage gain increment.

## B. Capacitor Voltage, Current, and Capacitance Requirement

Table II compares the total capacitor voltage, the current, and the capacitance of the new converter with that of the FC and MMCCC. While the voltage ratings for the FC and the MMCCC are the same, the voltage rating for the new converter is reduced nearly by half, as plotted in Fig. 10. The RMS current is related to the parasitic parameters in the circuit, but the average charge (/discharge) current of the internal capacitors in the new converter (and in the MMCCC) can be calculated as $2 / \mathrm{N}$ times of the current in the FC dc-dc converter, as stated before; the average charge (/discharge) current of the two output capacitors is $1 /(\mathrm{N}-1)$ times of that in the FC dc-dc converter. Thereby, the capacitance requirement can be obtained accordingly. The quantitative comparison supports the earlier statement that the ripple current and capacitance requirement of the two output capacitors in new converter can be much lower.

## VI. Practical Design Consideration

Switched-capacitor dc-dc converters used to be designed with sufficiently large capacitance to limit the peak charge current. Alternatively, they can be designed with much smaller capacitance by utilizing ESL present in the circuit [35]. Plus, the front edge of peak current is smoothed out thanks to ESL. The ESL requirement is discussed in this section.

A 450-W 6X dc-dc converter is implemented in three modules as shown in Fig. 11. Most ESL exists in the connection between two adjacent modules. However, it should be noted that ESL is minimized between the distributed input capacitors and the switches $S_{\mathrm{jp}(\mathrm{n})}$ in every module. The switching frequency is 100 kHz . MOSFETs IRF1324S-7PPbF are employed for the devices $S_{\mathrm{jp}(\mathrm{n})}$, and IRFS3004-7PPbF are for $S_{\mathrm{ja}(\mathrm{b})}$. Based on Table II, 12, eight and six multilayer ceramic capacitors (MLCCs) C5750X7S2A106M are in parallel for $C_{1 \mathrm{a}(\mathrm{b})}$,

TABLE II
Comparison of Capacitor Voltage Rating, Current, and Capacitance

|  | Total capacitor voltage ratings | Average charge/discharge current | Capacitance requirement |
| :---: | :---: | :---: | :---: |
| FC | $\frac{(1+N) N}{2} V_{\text {in }}$ | $I_{j}= \begin{cases}N \cdot I_{\text {out }}, & (j=1,2, \ldots, N-1) \\ (N-1) \cdot I_{\text {out }}, & (j=N)\end{cases}$ | $C_{j}=\left\{\begin{array}{l} \frac{I_{\text {out }}}{f_{s} \Delta V_{j}}, \quad(j=1,2, \ldots, N-1) \\ \frac{(N-1) I_{\text {out }}}{N f_{s} \Delta V_{j}}, \quad(j=N) \end{array}\right.$ |
| MMCCC | $\frac{(1+N) N}{2} V_{\text {in }}$ | $I_{j}= \begin{cases}2 I_{\text {out }}, & (j=1,2, \ldots, N-1) \\ I_{\text {out }}, & (j=N)\end{cases}$ | $C_{j}=\left\{\begin{array}{l} \frac{I_{\text {out }}}{f_{s} \Delta V_{j}},(j=1,2, \ldots, N-1) \\ \frac{I_{\text {out }} / 2}{f_{s} \Delta V_{j}},(j=N) \end{array}\right.$ |
| New converter | $\left(\begin{array}{l} \frac{(1+N / 2) N}{2} V_{i n} \\ (N=2,4,6, \ldots) \end{array}\right.$ | $\begin{aligned} I_{j a} & =I_{j b} \\ & = \begin{cases}2 I_{\text {out }}, & \left(j=1,2, \ldots, \frac{N-1}{2}\right) \\ I_{\text {out }}, & \left(j=\frac{N}{2}\right)\end{cases} \end{aligned}$ | $\begin{aligned} C_{j a} & =C_{j b} \\ & =\left\{\begin{array}{lc} \frac{I_{\text {out }}}{f_{s} \Delta V_{j}} & \left(j=1,2, \ldots, \frac{N-1}{2}\right) \\ \frac{I_{\text {out }} / 2}{f_{s} \Delta V_{j}} & \left(j=\frac{N}{2}\right) \end{array}\right. \end{aligned}$ |



Fig. 10. Normalized total capacitor voltage rating versus voltage boost gain.


Fig. 11. Simulation and experimental configuration.
$C_{2 \mathrm{a}(\mathrm{b})}, C_{3 \mathrm{a}(\mathrm{b})}$, respectively. The effective capacitance at their corresponding voltages is: $C_{1 \mathrm{a}(\mathrm{b})} \approx 120 \mu \mathrm{~F}, C_{2 \mathrm{a}(\mathrm{b})} \approx 60 \mu \mathrm{~F}$, $C_{3 \mathrm{a}(\mathrm{b})} \approx 40 \mu \mathrm{~F}$, according to the manufacture's data. There is only one capacitor in the charge loops as shown in Fig. 7(a) and (d), but two capacitors in the rest circuits. Thus, the equivalent loop capacitance is

$$
C_{l o o p j}= \begin{cases}C_{j}, & j=1  \tag{5}\\ C_{j-1} \cdot C_{j} /\left(C_{j-1}+C_{j}\right), & j=2,3\end{cases}
$$

where $C_{\mathrm{j}}$ is short for $C_{\mathrm{ja}(\mathrm{b})}$.


Fig. 12. Simplified equivalent circuits. (a) Internal charge loops. (b) Charge loop for the output capacitor.


Fig. 13. Charge current with different resonant frequency $f_{r}$. (a) $f_{r}>f_{s}$ (b) $f_{r}=f_{s}$. (c) $f_{r}<f_{s}$.

The initial current in every charge loop starts from zero. For the internal charge loops as shown in Fig. 12(a), the charge current can be calculated as

$$
\begin{align*}
i_{j}(t) & =e^{-\alpha_{j} t} C_{l o o p j} \Delta V_{d j} \frac{\alpha_{j}^{2}+\omega_{d j}^{2}}{\omega_{d j}} \sin \omega_{d j} t \\
& =e^{-\alpha_{j} t} \frac{I_{o u t} T}{2} \frac{\alpha_{j}^{2}+\omega_{d j}^{2}}{\omega_{d j}} \sin \omega_{d j} t, \quad \text { for } i=1,2 \tag{6}
\end{align*}
$$

where $\alpha_{j}=R_{s j} /\left(2 L_{s j}\right), \omega_{d j}=\sqrt{1 /\left(L_{s j} C_{\text {loop } j}\right)-\alpha_{j}^{2}}$ for all the loops; $T$ is the switching period. The initial voltage differences, $\Delta V_{d 1}=(1 / 2) \cdot 2 I_{\text {out }} \cdot(T / 2)\left(1 / C_{1}\right), \Delta V_{d 2}=(1 / 2)$. $2 I_{\text {out }} \cdot T / 2\left(1 / C_{1}+1 / C_{2}\right)$ are based on half of the capacitor voltage ripples.

The current is shown in Fig. 13 for three cases that the resonant frequency $f_{r}$ is above, equal to and below a given switching frequency, $f_{s}$. For the same input power and voltage, their average current is the same. The current turns to negative in Fig. 13(a), which reduces the effectively transferred


Fig. 14. Simulation results of gate drive signals and typical switch voltages.


Fig. 15. Simulation results of capacitor voltages.
power and degrades efficiency. Hence, given fixed capacitance, minimum ESL needs to be designed according to the critical zero-current condition as shown in Fig. 13(b). Practically, the capacitance of MLCCs varies with the applied voltage, and is affected by tolerance particularly after aging. As a result, the resonant frequency of individual charge loops can vary. In the bidirectional converter that operates in two complementary switching states, exact ZCS may not be achieved in every MOSFET, even if the switching frequency is tuned up dynamically. Therefore, when the circuit has been designed, the operating switching frequency should be equal to or above the highest resonant frequency of all three modules.




Fig. 16. Simulation results of input/output voltages and currents.


Fig. 17. Experimental results of complementary gate drive signals and the corresponding switches.

For the final charge loop whose equivalent circuit is shown in Fig. 12(b), the current charging the output capacitor is:

$$
\begin{equation*}
i_{3}(t)=\frac{C_{2} I_{\text {out }}}{C_{2}+C_{3}}\left[e^{-\alpha_{3} t}\left(k_{1} \cdot \sin \omega_{d 3} t-\cos \omega_{d 3} t\right)+1\right] \tag{7}
\end{equation*}
$$

where $k_{1}=\left\{\left(\alpha_{3}^{2}+\omega_{d 3}^{2}\right)\left[T / 4\left(C_{2}+2 C_{3}\right) / C_{2}-C_{2} C_{3} R_{s 3} /\left(C_{2}+\right.\right.\right.$ $\left.\left.\left.C_{3}\right)\right]+\alpha_{3}\right\} / \omega_{d 3}$.

From (7), it can be found that the minimum ESL for this stage is smaller than the ESL in its preceding stages for zero-current critical condition. Moreover, it is independent of output current. In sum, according to (6) and (7), if not considering ESR, the minimum ESL requirement is $21 \mathrm{nH}, 63 \mathrm{nH}$, and 84 nH for the first, second, and third modules, respectively. The ESL is smaller when the switching frequency is higher. Conversely, a small air-core inductor can be added in case that the ESL is not sufficient.

## VII. Simulation and Experimental Verification

The principle and analysis are verified by simulation and experiments of the $450-\mathrm{W}$ prototype. Simulation results were


Fig. 18. Experimental results of the current, voltage and gate drive signal for switch $V_{\mathrm{S} 2 \mathrm{a}}$.


Fig. 19. Experimental results of capacitor voltage $V_{\mathrm{C} 1 \mathrm{a}(\mathrm{b})}$ and $V_{\mathrm{C} 2 \mathrm{a}(\mathrm{b})}$.


Fig. 20. Experimental results of capacitor voltage $V_{\mathrm{C} 3 \mathrm{a}(\mathrm{b})}$ and switches $v_{\mathrm{S} 3 \mathrm{a}(\mathrm{b})}$.
shown in Figs. $14-16$. In Fig. 14, $v_{\mathrm{GS} 1 \mathrm{a}}$ and $v_{\mathrm{GS} 1 \mathrm{~b}}$ represent two complementary gate drive signals, and voltages $v_{\mathrm{S} 1 \mathrm{a}}\left(/ v_{\mathrm{S} 1 \mathrm{~b}}\right)$ and $v_{\mathrm{S} 3 \mathrm{a}}\left(/ v_{\mathrm{S} 3 \mathrm{~b}}\right)$ represent two kinds of voltage stress across the switching devices. The capacitor voltages are shown in Fig. 15. The input/output voltages and currents are shown in Fig. 16. The experimental results are given in Figs. 17-23. The output voltage is boosted from a $12-\mathrm{V}$ input to 68.2 V at $465-\mathrm{W}$ output. Fig. 18 shows the typical voltage and current waveforms of one switch, $S_{2 \mathrm{a}}$, captured at full power. Some voltage ringing is observed due to the inserted


Fig. 21. Experimental results of input/output voltage and current.


Fig. 22. Experimental results of load changes from open circuit to full load.


Fig. 23. Experimental results of load changes from full load to open circuit.
wire for measuring the current. However, no snubber circuit is used. Since the amplitude of the maximum voltage change is $2 V_{\text {in }}$, much less than a traditional converter's, EMI generated by $d v / d t$ is limited [4]. As predicted, the ESL in the circuit smoothes the front edge of the charge current. The absence of current spike presents minimum EMI caused by $d i / d t$ [4], [8], [13]. In Figs. 19 and 20, two symmetric capacitors in one basic module have the same very low average voltage and nearly complementary voltage ripples. Hence, the output voltage ripple is quite small as shown in Fig. 21. The input current, $I_{\text {in }}$ refers to the current before the capacitors across the input dc bus as shown in Fig. 11, due to the accessibility.


Fig. 24. Tested efficiency with respect to output power at $100-\mathrm{kHz}$ switching frequency.


Fig. 25. Tested efficiency with respect to switching frequency at full load.

Figs. 22 and 23 show the dynamic response between the no load to full load.

Efficiency was measured with a Yokogawa WT1600 digital power meter. Fig. 24 shows the efficiency with respect to output power at $12-\mathrm{V}$ input voltage and $100-\mathrm{kHz}$ switching frequency. The measured $12-\mathrm{V}$ gate drive power loss of 2.9 W was included. Fig. 25 is the measured efficiency at 450 W with different switching frequency, including gate drive losses. The optimal efficiency falls in the range from around $100 \sim 125 \mathrm{kHz}$.

## VIII. CONCLUSION

A novel switched-capacitor dc-dc converter with the potential of high voltage gain is proposed. Compared to its switchedcapacitor dc-dc converter counterpart, it has the following advantages.

1) It has less power loss due to the two symmetric short paths of charge pumps;
2) It substantially reduces total capacitor voltage ratings;
3) It lowers capacitance and ripple current requirement of the output capacitors;
4) It has a reduced switching device count, low device current stress and low TDPR;
5) It improves efficiency and lowers cost;
6) It is able to have bidirectional operation;
7) It features a quasi modular structure that makes it very suitable for high-voltage gain applications.

Simulation and experimental results have verified the operation principle and features.

## REFERENCES

[1] M. S. Makowski and D. Maksimovic, "Performance limits of switchedcapacitor DC-DC converters," in Proc. IEEE Power Electron. Spec. Conf., 1995, vol. 2, pp. 1215-1221.
[2] J. F. Dickson, "On-chip high-voltage generation in MNOS integrated circuits using an improved voltage multiplier technique," IEEE J. SolidState Circuits, vol. SSC-11, no. 3, pp. 374-378, Jun. 1976.
[3] C. K. Tse, S. C. Wong, and M. H. L. Chow, "On lossless switchedcapacitor power converters," IEEE Trans. Power Electron., vol. 10, no. 3, pp. 286-291, May 1995.
[4] O.-C. Mak, Y.-C. Wong, and A. Ioinovici, "Step-up DC power supply based on a switched-capacitor circuit," IEEE Trans. Ind. Electron., vol. 42, no. 1, pp. 90-97, Feb. 1995.
[5] B. Arntzen and D. Maksimovic, "Switched-capacitor DC/DC converters with resonant gate drive," IEEE Trans. Power Electron., vol. 13, no. 5, pp. 892-902, Sep. 1998.
[6] H. S.-H. Chung, "Design and analysis of a switched-capacitor-based stepup DC/DC converter with continuous input current," IEEE Trans. Circuits Syst. I, Fundam. Theory Appl., vol. 46, no. 6, pp. 722-730, Jun. 1999.
[7] H. S. H. Chung, W. C. Chow, S. Y. R. Hui, and S. T. S. Lee, "Development of a switched-capacitor DC-DC converter with bidirectional power flow," IEEE Trans. Circuits Syst. I, Fundam. Theory Appl., vol. 47, no. 9, pp. 1383-1389, Sep. 2000.
[8] A. Ioinovici, "Switched-capacitor power electronics circuits," IEEE Circuits Syst. Mag., vol. 1, no. 3, pp. 37-42, 3rd Quarter 2001.
[9] H. S. Chung, A. Ioinovici, and C. Wai-Leung, "Generalized structure of bi-directional switched-capacitor DC/DC converters," IEEE Trans. Circuits Syst. I, Fundam. Theory Appl., vol. 50, no. 6, pp. 743-753, Jun. 2003.
[10] F. L. Luo and H. Ye, "Positive output multiple-lift push-pull switchedcapacitor Luo-converters," IEEE Trans. Ind. Electron., vol. 51, no. 3, pp. 594-602, Jun. 2004.
[11] M. D. Seeman and S. R. Sanders, "Analysis and optimization of switchedcapacitor DC-DC converters," IEEE Trans. Power Electron., vol. 23, no. 2, pp. 841-851, Mar. 2008.
[12] R. Jain, "A novel switched capacitor circuit for efficient voltage regulation," in Proc. 7th ICCDCS, 2008, pp. 1-6.
[13] K. W. E. Cheng, "Zero-current-switching switched-capacitor converters," Proc. Inst. Elect. Eng.-Elect. Power Appl., vol. 148, no. 5, pp. 403-409, Sep. 2001.
[14] K. K. Law, K. W. E. Cheng, and Y. P. B. Yeung, "Design and analysis of switched-capacitor-based step-up resonant converters," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 52, no. 5, pp. 943-948, May 2005.
[15] Y. P. B. Yeung, K. W. E. Cheng, S. L. Ho, K. K. Law, and D. Sutanto, "Unified analysis of switched-capacitor resonant converters," IEEE Trans. Ind. Electron., vol. 51, no. 4, pp. 864-873, Aug. 2004.
[16] Y. S. Lee and Y. Y. Chiu, "Zero-current-switching switched-capacitor bidirectional DC-DC converter," Proc. Inst. Elect. Eng.-Elect. Power Appl., vol. 152, no. 6, pp. 1525-1530, Nov. 2005.
[17] Y. S. Lee and Y. P. Ko, "Switched-capacitor bi-directional converter performance comparison with and without quasi-resonant zero-current switching," IET Power Electron., vol. 3, no. 2, pp. 269-278, Mar. 2010.
[18] R. D. Middlebrook, "Transformerless DC-to-DC converters with large conversion ratios," IEEE Trans. Power Electron., vol. 3, no. 4, pp. 484488, Oct. 1988.
[19] O. Abutbul, A. Gherlitz, Y. Berkovich, and A. Ioinovici, "Step-up switching-mode converter with high voltage gain using a switchedcapacitor circuit," IEEE Trans. Circuits Syst. I, Fundam. Theory Appl., vol. 50, no. 8, pp. 1098-1102, Aug. 2003.
[20] B. Axelrod, Y. Berkovich, and A. Ioinovici, "Switched-capacitor/ switched-inductor structures for getting transformerless hybrid DC-DC PWM converters," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 55, no. 2, pp. 687-696, Mar. 2008.
[21] M. Prudente, L. L. Pfitscher, G. Emmendoerfer, E. F. Romaneli, and R. Gules, "Voltage multiplier cells applied to non-isolated DC-DC converters," IEEE Trans. Power Electron., vol. 23, no. 2, pp. 871-887, Mar. 2008.
[22] M. Xu, J. Sun, and F. C. Lee, "Voltage divider and its application in the two-stage power architecture," in Proc. 21st Annu. IEEE APEC, 2006, p. 7.
[23] F. Zhang, L. Du, F. Z. Peng, and Z. Qian, "A new design method for high-power high-efficiency switched-capacitor DC-DC converters," IEEE Trans. Power Electron., vol. 23, no. 2, pp. 832-840, Mar. 2008.
[24] W. Qian, F. Z. Peng, M. Shen, and L. M. Tolbert, "3X DC-DC multiplier/divider for HEV systems," in Proc. IEEE Appl. Power Electron. Conf. Expo., 2009, pp. 1109-1114.
[25] W. Qian, H. Cha, F. Z. Peng, and L. Tolbert, "A 55-kW variable 3X DC-DC converter for plug-in hybrid electric vehicles," IEEE Trans. Power Electron., vol. 27, no. 4, pp. 1668-1678, Apr. 2011.
[26] K. Sano and H. Fujita, "Performance of a high-efficiency switched-capacitor-based resonant converter with phase-shift control," IEEE Trans. Power Electron., vol. 26, no. 2, pp. 344-354, Feb. 2011.
[27] K. Sano, T. Arai, and H. Fujita, "Reducing output current ripple of resonant switched-capacitor step-up converter with interleaving technique," in Proc. IPEC, 2010, pp. 1635-1641.
[28] F. H. Khan and L. M. Tolbert, "A multilevel modular capacitor-clamped DC-DC converter," IEEE Trans. Ind. Appl., vol. 43, no. 6, pp. 1628-1638, Nov./Dec. 2007.
[29] F. H. Khan and L. M. Tolbert, "Multiple-load-source integration in a multilevel modular capacitor-clamped DC-DC converter featuring fault tolerant capability," IEEE Trans. Power Electron., vol. 24, no. 1, pp. 1424, Jan. 2009.
[30] D. Cao and F. Z. Peng, "Zero-current-switching multilevel modular switched-capacitor DC-DC converter," IEEE Trans. Ind. Appl., vol. 46, no. 6, pp. 2536-2544, Nov./Dec. 2010.
[31] D. Cao and F. Z. Peng, "Multiphase multilevel modular DC-DC converter for high-current high-gain TEG application," IEEE Trans. Ind. Appl., vol. 47, no. 3, pp. 1400-1408, May/Jun. 2011.
[32] T. A. Meynard, H. Foch, P. Thomas, J. Courault, R. Jakob, and M. Nahrstaedt, "Multicell converters: Basic concepts and industry applications," IEEE Trans. Ind. Electron., vol. 49, no. 5, pp. 955-964, Oct. 2002.
[33] X. Yuan, H. Stemmler, and I. Barbi, "Investigation on the clamping voltage self-balancing of the three-level capacitor clamping inverter," in Proc. 30th Annu. IEEE Power Electron. Spec. Conf., 1999, vol. 2, pp. 1059-1064.
[34] R. Stala, "The switch-mode flying-capacitor DC-DC converters with improved natural balancing," IEEE Trans. Ind. Electron., vol. 57, no. 4, pp. 1369-1382, Apr. 2010.
[35] M. Shen, F. Z. Peng, and L. M. Tolbert, "Multilevel DC-DC power conversion system with multiple DC sources," IEEE Trans. Power Electron., vol. 23, no. 1, pp. 420-426, Jan. 2008.


Wei Qian received the B.S. and M.S. degrees from Wuhan University, Wuhan, China, in 2003 and 2006, respectively, and the $\mathrm{Ph} . \mathrm{D}$. degree from Michigan State University, East Lansing, in 2011, all in electrical engineering.
In 2011, she joined Magna E-Car Systems, Rochester Hills, MI, as a Power Electronics Engineer. Her research interests include dc-dc converters, dc-ac inverters, and applications in hybrid electric vehicles and renewable energy conversion systems.


Dong Cao (S'09) received the B.S. degree from Zhejiang University, Hangzhou, China, in 2005, and the M.S. degree from Michigan State University, East Lansing, in 2009, both in electrical engineering. Currently, he is working toward the Ph.D. degree in electrical engineering at Michigan State University.
In 2012, he joined Ford Motor Company, Dearborn, MI, as a Power Electronics Core Engineer. His research interests include Z-source inverters/converters, multilevel converters, soft-switching, switched-capacitor dc-dc converters, power conversion for distributed energy sources, and intelligent gate drives for high-power devices.

Mr. Cao was the recipient of the presentation award at the IEEE Applied Power Electronics Conference and Exposition 2010, the prize poster award at the IEEE Energy Conversion Congress and Exposition 2011, and two prize paper awards from the IEEE Industry Applications Society Industrial Power Converter Committee in 2010 and 2011.


Jorge G. Cintrón-Rivera (S'10) received the B.S. degree in electrical engineering from the University of Puerto Rico at Mayaguez in 2008.

Currently, he is a Graduate Research Assistant in the Electrical and Computer Engineering Department at Michigan State University, East Lansing, where he is working toward the Ph.D. degree. In 2011, he was awarded the National Aeronautics and Space Administration Harriett Jenkins Predoctoral Fellowship. His research interests include permanent-magnet motor drives, renewable energy power systems, hybrid cars, and power electronics topologies developments.


Matthew Gebben received the B.A. degree in physics from Kalamazoo College, Kalamazoo, MI, in 2008. He is currently working toward the Master's degree in electrical engineering in the Power Electronics and Motor Drives Laboratory at Michigan State University, East Lansing.
His research interests include inverters and switched-capacitor converters.


Dennis Wey received the B.S. degree in electrical engineering from Michigan State University, East Lansing, in 2010, where he is currently working toward the M.S. degree.
His research interests include dc-dc converters, hybrid electric vehicles, and renewable energy systems.


Fang Zheng Peng (M'92-SM'96-F'05) received the B.S. degree in electrical engineering from Wuhan University, Wuhan, China, in 1983, and the M.S. and $\mathrm{Ph} . \mathrm{D}$. degrees in electrical engineering from Nagaoka University of Technology, Nagaoka, Japan, in 1987 and 1990, respectively.
He was engaged in research and development of active power filters, flexible ac transmission systems (FACTS) applications, and motor drives at Toyo Electric Manufacturing Company, Ltd., from 1990 to 1992. From 1992 to 1994, he was with Tokyo Institute of Technology as a Research Assistant Professor and initiated a multilevel inverter program for FACTS applications and a speed-sensorless vector control project. From 1994 to 2000, he worked for Oak Ridge National Laboratory (ORNL) as a Research Assistant Professor at The University of Tennessee, Knoxville, from 1994 to 1997, and was a Staff Member, Lead (Principal) Scientist of the Power Electronics and Electric Machinery Research Center at ORNL from 1997 to 2000. He joined Michigan State University, East Lansing, in 2000 and is currently a Professor of the Department of Electrical and Computer Engineering.


[^0]:    Manuscript received August 26, 2011; revised December 17, 2011; accepted January 22, 2012. Date of publication May 16, 2012; date of current version July 13, 2012. Paper 2011-IPCC-469.R1, presented at the 2011 IEEE Applied Power Electronics Conference and Exposition, Fort Worth, TX, March 6-11, and approved for publication in the IEEE Transactions On Industry Applications by the Industrial Power Converter Committee of the IEEE Industry Applications Society. The work was sponsored by the II-VI Foundation, Bridgeville, PA, via the Block-Gift Program.
    W. Qian was with the Department of Electrical and Computer Engineering, Michigan State University, East Lansing, MI 48824 USA. She is now with Magna E-Car Systems, Rochester Hills, MI 48309 USA (e-mail: qianwei@msu.edu).
    D. Cao, J. G. Cintrón-Rivera, M. Gebben, D. Wey, and F. Z. Peng are with the Department of Electrical and Computer Engineering, Michigan State University, East Lansing, MI 48824 USA (e-mail: caodong@msu.edu; cintronr@msu.edu; gebbenm1@msu.edu; weydenni@msu.edu; fzpeng@egr. msu.edu).

    Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

    Digital Object Identifier 10.1109/TIA.2012.2199731

